Join us at Embedded World Conf & Exhibition 2024 at Booth #5-350 during 9-11th April 2024

 Jump to the section that interests you

  • Transform Size n = 2m, m = 5 to 16.
  • Supports both FFT/IFFT operations at run-time.
  • Highly optimized Radix 23 architecture.
  • Output rounding modes of rounding/flooring/truncation.
  • Both Pipelined and Non-Pipelined architectures are available.
  • Internal bit-width are chosen so as to minimize quantization noise.
  • Programmable internal data-path width of various stages.
  • Decimation in Frequency (DIF) FFT algorithm.
  • Input/Output in natural order.
  • Input/output format – 2’s complement.
  • Easy-to-use interface with handshaking signals.
  • Supports all FPGA devices.
  • Maximum synthesizable frequency is 200MHz.

IP Data Fact Sheet

Configuration

Resources Utilization

Throughput

@ 200 MHz

 LUTsFFsBlock RAMs(MSps)
FFT-128Contact Logic Fruit  200
FFT-256   200

Provided with IP

DocumentsProduct Specification
Net-listEDIF/NGC/NGO/QXP
Design FilesRTL-VHDL (Optional)
Reference DesignProvided
System Generator ModelProvided (Optional)
Matlab Bit-Accurate ModelProvided (Optional)

Design Tools

SimulationModelSim SE
Synthesis ToolXilinx ISE 14.4/Altera Quartus 10.1
Support
Three Month Support Provided

Related Articles

Only the best of the blogs delivered to you monthly

By submitting this form, I hereby agree to receive marketing information and agree with Logic Fruit Privacy Policy.

Get a Quote Today

By submitting this form, I hereby agree to receive marketing information and agree with Logic Fruit Privacy Policy.

or just Call us on